### **Freescale Semiconductor**

Data Sheet: Technical Data

Document Number: MC9S08JS16 Rev. 4, 4/2009



# MC9S08JS16

### MC9S08JS16 Series

Covers: MC9S08JS16 MC9S08JS8 MC9S08JS16L MC9S08JS8L

### Features:

- 8-Bit HCS08 Central Processor Unit (CPU)
  - 48 MHz HCS08 CPU (central processor unit)
  - 24 MHz internal bus frequency
  - Support for up to 32 interrupt/reset sources
- Memory Options
  - Up to 16 KB of on-chip in-circuit programmable flash memory with block protection and security options
  - Up to 512 bytes of on-chip RAM
  - 256 bytes of USB RAM
- Clock Source Options
  - Clock source options include crystal, resonator, external clock
  - MCG (multi-purpose clock generator) PLL and FLL;
     internal reference clock with trim adjustment
- · System Protection
  - Optional computer operating properly (COP) reset with option to run from independent 1 kHz internal clock source or the bus clock
  - Low-voltage detection
  - Illegal opcode detection with reset
  - Illegal address detection with reset
- · Power-Saving Modes
  - Wait plus two stops
- · USB Bootload
  - Mass erase entire flash array
  - Partial erase flash array erase all flash blocks except for the first 1 KB of flash
  - Program flash
- · Peripherals
  - USB USB 2.0 full-speed (12 Mbps) with dedicated on-chip 3.3 V regulator and transceiver; supports endpoint 0 and up to 6 additional endpoints





- SPI One 8- or 16-bit selectable serial peripheral interface module with a receive data buffer hardware match function
- SCI One serial communications interface module with optional 13 bit break. Full duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wakeup on active edge
- MTIM One 8-bit modulo counter with 8-bit prescaler and overflow interrupt
- TPM One 2-channel 16-bit timer/pulse-width modulator (TPM) module; selectable input capture, output compare, and edge-aligned PWM capability on each channel; timer module may be configured for buffered, centered PWM (CPWM) on all channels
- **KBI** 8-pin keyboard interrupt module
- RTC Real-time counter with binary- or decimal-based prescaler
- CRC Hardware CRC generator circuit using 16-bit shift register; CRC16-CCITT compliancy with x<sup>16</sup>+x<sup>12</sup>+x<sup>5</sup>+1 polynomial
- Input/Output
  - Software selectable pullups on ports when used as inputs
  - Software selectable slew rate control on ports when used as outputs
  - Software selectable drive strength on ports when used as outputs
  - Master reset pin and power-on reset (POR)
  - Internal pullup on RESET, IRQ, and BKGD/MS pins to reduce customer system cost
- · Package Options
  - 24-pin quad flat no-lead (QFN)
  - 20-pin small outline IC package (SOIC)

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2008-2009. All rights reserved.



## **Table of Contents**

| 1 | MCU Block Diagram                                             | 3.9 AC Characteristics                | 18 |
|---|---------------------------------------------------------------|---------------------------------------|----|
|   | Pin Assignments4                                              |                                       | 18 |
| 3 | Electrical Characteristics                                    | 3.9.2 Timer/PWM (TPM) Module Timing 2 | 20 |
|   | 3.1 Parameter Classification                                  | 3.10 SPI Characteristics              | 21 |
|   | 3.2 Absolute Maximum Ratings                                  | 3.11 Flash Specifications             | 24 |
|   | 3.3 Thermal Characteristics                                   | 3.12 USB Electricals                  | 25 |
|   | 3.4 Electrostatic Discharge (ESD) Protection Characteristics8 | 4 Ordering Information                | 26 |
|   | 3.5 DC Characteristics                                        | 4.1 Package Information               | 26 |
|   | 3.6 Supply Current Characteristics                            | 4.2 Mechanical Drawings               | 26 |
|   | 3.7 External Oscillator (XOSC) Characteristics                | · ·                                   |    |
|   | 3.8 MCG Specifications                                        |                                       |    |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Revision     | Revision Date Description of Changes |                                                                                                                                                                                   |  |  |  |  |
|--------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1            | Initial public released              |                                                                                                                                                                                   |  |  |  |  |
| 2            | 1/8/2009                             | In Table 7, changed the parameter description of $\mathrm{RI}_{\mathrm{DD}}$ and $\mathrm{S3I}_{\mathrm{DD}}$ , the typicals of $\mathrm{RI}_{\mathrm{DD}}$ were changed as well. |  |  |  |  |
| 3 3/9/2009 C |                                      | Corrected the 24-pin QFN case number and doc. number information.                                                                                                                 |  |  |  |  |
| 4            | 4/24/2009                            | Added new parts information about MC9S08JS16L and MC9S08JS8L.                                                                                                                     |  |  |  |  |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

#### Reference Manual (MC9S08JS16RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

MC9S08JS16 Series MCU Data Sheet, Rev. 4

# **MCU Block Diagram**

The block diagram, Figure 1, shows the structure of the MC9S08JS16 series MCU.



#### NOTES:

- 1. Port pins are software configurable with pullup device if input port.
- 2. Pin contains software configurable pullup/pulldown device if IRQ is enabled (IRQPE = 1). Pulldown is enabled if rising edge detect is selected (IRQEDG = 1).
- 3. IRQ does not have a clamp diode to V<sub>DD</sub>. IRQ must not be driven above V<sub>DD</sub>.
   4. RESET contains integrated pullup device if PTB1 enabled as reset pin function (RSTPE = 1).
- 5. Pin contains integrated pullup device.
- 6. When pin functions as KBI (KBIPEn = 1) and associated pin is configured to enable the pullup device, KBEDGn can be used to reconfigure the pullup as a pulldown device.

Figure 1. MC9S08JS16 Series Block Diagram

MC9S08JS16 Series MCU Data Sheet, Rev. 4

Pin Assignments www.DataSheet4U.com

# 2 Pin Assignments

This section shows the pin assignments in the packages available for the MC9S08JS16 series.

Table 1. Pin Availability by Package Pin-Count

|          | umber<br>kage) | < Lowest | Priority | > Highest          |
|----------|----------------|----------|----------|--------------------|
| 24 (QFN) | 20 (SOIC)      | Port Pin | Alt 1    | Alt 2              |
| 1        | 4              | PTB0     | IRQ      | TCLK               |
| 2        | 5              | PTB1     |          | RESET              |
| 3        | 6              | PTB2     | BKGD     | MS                 |
| 4        | 7              | PTB3     |          | BLMS               |
| 5        | 8              | PTA0     | KBIP0    | ТРМСН0             |
| 6        | _              | NC       |          |                    |
| 7        | 9              | PTA1     | KBIP1    | MISO               |
| 8        | 10             | PTA2     | KBIP2    | MOSI               |
| 9        | 11             | PTA3     | KBIP3    | SPSCK              |
| 10       | 12             | PTA4     | KBIP4    | SS                 |
| 11       | 13             |          |          | $V_{DD}$           |
| 12       | _              | NC       |          |                    |
| 13       | 14             |          |          | V <sub>SS</sub>    |
| 14       | 15             |          |          | USBDN              |
| 15       | 16             |          |          | USBDP              |
| 16       | 17             |          |          | V <sub>USB33</sub> |
| 17       | 18             | PTA5     | KBIP5    | TPMCH1             |
| 18       | _              | NC       |          |                    |
| 19       | 19             | PTA6     | KBIP6    | RxD                |
| 20       | 20             | PTA7     | KBIP7    | TxD                |
| 21       | 1              | PTB4     | XTAL     |                    |
| 22       | 2              | PTB5     | EXTAL    |                    |
| 23       | 3              |          |          | V <sub>SSOSC</sub> |
| 24       | _              | NC       |          |                    |



Figure 2. MC9S08JS16 Series in 24-QFN Package



Figure 3. MC9S08JS16 Series in 20-pin SOIC Package

### 3 Electrical Characteristics

This chapter contains electrical and timing specifications.

### 3.1 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 2. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### NOTE

The above classifications are used in the column labeled "C" in applicable tables of this data sheet.

### 3.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ).

Value **Symbol** Unit Rating 2.7 to 5.5 Supply voltage  $V_{DD}$ V -0.3 to  $V_{DD} + 0.3$ V Input voltage  $V_{ln}$ Instantaneous maximum current Single pin limit  $I_D$ ±25 mΑ (applies to all port pins)1, 2, 3 Maximum current into V<sub>DD</sub> 120 mΑ  $I_{DD}$ -55 to 150 °C Storage temperature T<sub>sta</sub> Maximum junction temperature 150 ٥С  $T_{J}$ 

**Table 3. Absolute Maximum Ratings** 

www.DataSheet4U.com

- Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.
- $^2$  All functional non-supply pins are internally clamped to  $\rm V_{SS}$  and  $\rm V_{DD}$
- Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low which would reduce overall power consumption.

### 3.3 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and it is user-determined rather than being controlled by the MCU design. In order to take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Symbol** Value Unit Rating Operating temperature range (packaged)  $T_L$  to  $T_H$  $T_A$ °С -40 to 85 Thermal resistance 1,2,3,4 24-pin QFN 1s  $\theta_{JA}$ °C/W 2s2p 33 20-pin SOIC 1s 86 2s2p 58

**Table 4. Thermal Characteristics** 

The average chip-junction temperature  $(T_J)$  in  ${}^{\circ}C$  can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_A =$  Ambient temperature, °C

 $\theta_{\rm JA}$  = Package thermal resistance, junction-to-ambient, °C/W

MC9S08JS16 Series MCU Data Sheet, Rev. 4

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance

Junction to Ambient Natural Convection

<sup>&</sup>lt;sup>3</sup> 1s — Single layer board, one signal layer

<sup>4 2</sup>s2p — Four layer board, 2 signal and 2 power layers

$$P_D = P_{int} + P_{I/O}P_{int} = I_{DD} \times V_{DD}$$
, Watts — chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_J + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

# 3.4 Electrostatic Discharge (ESD) Protection Characteristics

Although damage from static discharge is much less common on these devices than on early CMOS circuits, normal handling precautions must be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. This device was qualified to AEC-Q100 Rev E. A device is considered to have failed if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

 Parameter
 Symbol
 Value
 Unit

 ESD Target for Machine Model (MM) — MM circuit description
 VTHMM
 200
 V

 ESD Target for Human Body Model (HBM) — HBM circuit description
 VTHHBM
 2000
 V

**Table 5. ESD Protection Characteristics** 

### 3.5 DC Characteristics

This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes.

**Table 6. DC Characteristics** 

| Num | С | Parameter                      | Symbol | Min | Typical <sup>1</sup> | Max | Unit |
|-----|---|--------------------------------|--------|-----|----------------------|-----|------|
| 1   |   | Operating voltage <sup>2</sup> | _      | 2.7 | -                    | 5.5 | V    |

**Table 6. DC Characteristics (continued)** 

| Num | С | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                        | Symbol             | Min                                                                                                                                                                         | Typical <sup>1</sup> | Max                  | Unit |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| 2   | Р | Output high voltage — Low drive (PTxDSn = 0) $ 5 \text{ V, } I_{Load} = -2 \text{ mA} \\ 3 \text{ V, } I_{Load} = -0.6 \text{ mA} \\ 5 \text{ V, } I_{Load} = -0.4 \text{ mA} \\ 3 \text{ V, } I_{Load} = -0.24 \text{ mA} \\  0 \text{ Utput high voltage} — \text{High drive (PTxDSn = 1)} \\ 5 \text{ V, } I_{Load} = -10 \text{ mA} \\ 3 \text{ V, } I_{Load} = -3 \text{ mA} \\ 5 \text{ V, } I_{Load} = -2 \text{ mA} \\ $ | V <sub>OH</sub>    | V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8 |                      |                      | V    |
|     |   | 3 V, $I_{Load} = -0.4 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                |                    | V <sub>DD</sub> – 0.8                                                                                                                                                       | _                    | _                    |      |
| 3   | P | Output low voltage — Low drive (PTxDSn = 0) $5 \text{ V, I}_{Load} = 2 \text{ mA} \\ 3 \text{ V, I}_{Load} = 0.6 \text{ mA} \\ 5 \text{ V, I}_{Load} = 0.4 \text{ mA} \\ 3 \text{ V, I}_{Load} = 0.24 \text{ mA} \\ \end{aligned}$                                                                                                                                                                                               | V                  | 1.5<br>1.5<br>0.8<br>0.8                                                                                                                                                    | _<br>_<br>_          | _<br>_<br>_<br>_     | V    |
| 3   |   | Output low voltage — High drive (PTxDSn = 1) $5 \text{ V}$ , $I_{Load}$ = 10 mA $3 \text{ V}$ , $I_{Load}$ = 3 mA $5 \text{ V}$ , $I_{Load}$ = 2 mA $3 \text{ V}$ , $I_{Load}$ = 0.4 mA                                                                                                                                                                                                                                          | V <sub>OL</sub>    | 1.5<br>1.5<br>0.8<br>0.8                                                                                                                                                    | _<br>_<br>_<br>_     |                      |      |
| 4   | Р | Output high current — Max total I <sub>OH</sub> for all ports 5 V 3 V                                                                                                                                                                                                                                                                                                                                                            | I <sub>OHT</sub>   | _                                                                                                                                                                           | _                    | 100<br>60            | mA   |
| 5   | Р | Output low current — Max total I <sub>OL</sub> for all ports 5 V 3 V                                                                                                                                                                                                                                                                                                                                                             | I <sub>OLT</sub>   |                                                                                                                                                                             | _<br>_               | 100<br>60            | mA   |
| 6   | Р | Input high voltage; all digital inputs                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>IH</sub>    | $0.65 \times V_{DD}$                                                                                                                                                        | _                    | _                    | V    |
| 7   | Р | Input low voltage; all digital inputs                                                                                                                                                                                                                                                                                                                                                                                            | $V_{IL}$           |                                                                                                                                                                             |                      | $0.35 \times V_{DD}$ | •    |
| 8   | Р | Input hysteresis; all digital inputs                                                                                                                                                                                                                                                                                                                                                                                             | $V_{hys}$          | $0.06 \times V_{DD}$                                                                                                                                                        | _                    | _                    | mV   |
| 9   | Р | Input leakage current; input only pins <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                              | II <sub>In</sub> I | _                                                                                                                                                                           | 0.1                  | 1                    | μΑ   |
| 10  | Р | High Impedance (off-state) leakage current <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                          | ll <sub>OZ</sub> l | _                                                                                                                                                                           | 0.1                  | 1                    | μΑ   |
| 11  | Р | Internal pullup resistors <sup>4</sup>                                                                                                                                                                                                                                                                                                                                                                                           | R <sub>PU</sub>    | 20                                                                                                                                                                          | 45                   | 65                   | kΩ   |
| 12  | Р | Internal pulldown resistors <sup>5</sup>                                                                                                                                                                                                                                                                                                                                                                                         | R <sub>PD</sub>    | 20                                                                                                                                                                          | 45                   | 65                   | kΩ   |
| 13  | С | Internal pullup resistor to USBDP (to $\ensuremath{\text{V}_{\text{USB33}}}\xspace)$                                                                                                                                                                                                                                                                                                                                             | R <sub>PUPD</sub>  | 900<br>1425                                                                                                                                                                 | _                    | 1575<br>3090         | kΩ   |
| 14  | С | Input capacitance; all non-supply pins                                                                                                                                                                                                                                                                                                                                                                                           | C <sub>In</sub>    | _                                                                                                                                                                           | _                    | 8                    | pF   |
| 15  | С | RAM retention voltage                                                                                                                                                                                                                                                                                                                                                                                                            | $V_{RAM}$          | 0.6                                                                                                                                                                         | 1.0                  | _                    | V    |
| 16  |   | POR rearm voltage                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>POR</sub>   | 0.9                                                                                                                                                                         | 1.4                  | 2.0                  | V    |
| 17  | D | POR rearm time                                                                                                                                                                                                                                                                                                                                                                                                                   | t <sub>POR</sub>   | 10                                                                                                                                                                          | _                    | _                    | μS   |

**Table 6. DC Characteristics (continued)** 

| Num | С | Parameter                                                                                                             | Symbol | Min          | Typical <sup>1</sup> | Max          | Unit |
|-----|---|-----------------------------------------------------------------------------------------------------------------------|--------|--------------|----------------------|--------------|------|
| 18  | Р | Low-voltage detection threshold — high range ${\rm V_{DD}\;fallir} \\ {\rm V_{DD}\;fallir} \\ {\rm V_{DD}\;risir} \\$ |        | 3.9<br>4.0   | 4.0<br>4.1           | 4.1<br>4.2   | V    |
| 19  | Р | Low-voltage detection threshold — low range $V_{DD} \; \text{fallir} \\ V_{DD} \; \text{risin}$                       |        | 2.48<br>2.54 | 2.56<br>2.62         | 2.64<br>2.70 | V    |
| 20  | С | Low-voltage warning threshold — high range 1  V <sub>DD</sub> fallir V <sub>DD</sub> risir                            |        | 4.5<br>4.6   | 4.6<br>4.7           | 4.7<br>4.8   | V    |
| 21  | Р | Low-voltage warning threshold —<br>high range 0<br>V <sub>DD</sub> fallir<br>V <sub>DD</sub> risir                    |        | 4.2<br>4.3   | 4.3<br>4.4           | 4.4<br>4.5   | V    |
| 22  | Р | Low-voltage warning threshold low range 1 $V_{DD} \; \text{fallir} \\ V_{DD} \; \text{risin}$                         |        | 2.84<br>2.90 | 2.92<br>2.98         | 3.00<br>3.06 | V    |
| 23  | С | Low-voltage warning threshold — low range 0 $V_{DD} \text{ fallin} \\ V_{DD} \text{ risin}$                           |        | 2.66<br>2.72 | 2.74<br>2.80         | 2.82<br>2.88 | V    |
| 24  | Т | Low-voltage inhibit reset/recover hysteresis 5                                                                        |        | _            | 100<br>60            | _            | mV   |

<sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at 25 °C unless otherwise stated.

<sup>&</sup>lt;sup>2</sup> Operating voltage with USB enabled can be found in Section 3.11, "USB Electricals."

<sup>&</sup>lt;sup>3</sup> Measured with  $V_{In} = V_{DD}$  or  $V_{SS}$ .

<sup>&</sup>lt;sup>4</sup> Measured with  $V_{ln} = V_{SS}$ .

<sup>&</sup>lt;sup>5</sup> Measured with  $V_{In} = V_{DD}$ .



Figure 4. Typical  $I_{OH}$  (Low Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 3 V



Figure 5. Typical  $I_{OH}$  (High Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 3 V



Figure 6. Typical  $I_{OH}$  (Low Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 5 V



Figure 7. Typical  $I_{OH}$  (High Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 5  $V_{OH}$ 



Figure 8.  $I_{OL}$  vs  $V_{OL}$  (Low Drive) at  $V_{DD}$  = 5 V



Figure 9.  $I_{OL}$  vs  $V_{OL}$  (High Drive) at  $V_{DD} = 5 \text{ V}$ 



Figure 10.  $I_{OL}$  vs  $V_{OL}$  (Low Drive) at  $V_{DD}$  = 3 V



Figure 11.  $I_{OL}$  vs  $V_{OL}$  (High Drive) at  $V_{DD}$  = 3 V

## 3.6 Supply Current Characteristics

**Table 7. Supply Current Characteristics** 

| Num | С                | Parameter                                                           | Symbol             | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit |
|-----|------------------|---------------------------------------------------------------------|--------------------|---------------------|----------------------|------------------|------|
| 1   | С                | Run supply current <sup>3</sup> measured at (CPU clock              | RI <sub>DD</sub>   | 5                   | 1.03                 | _                | mA   |
| '   |                  | = 2 MHz, f <sub>Bus</sub> = 1 MHz, BLPE mode)                       | ı "DD              | 3                   | 0.83                 | _                |      |
|     |                  | Run supply current <sup>3</sup> measured at (CPU                    | DI.                | 5                   | 19.93                | _                |      |
| 2   | Р                | clock = 48 MHz, f <sub>Bus</sub> = 24 MHz, PEE mode, all module on) | RI <sub>DD</sub>   | 3                   | 18.74                | _                | mA   |
| 3   | Р                | Stop2 mode supply current                                           | S2I <sub>DD</sub>  | 5                   | 1.36                 | _                | μА   |
|     | '                |                                                                     |                    | 3                   | 1.18                 | _                | μА   |
| 1   | 4 P Stop3 mode s | Stop3 mode supply current, all module off                           | S3I <sub>DD</sub>  | 5                   | 1.50                 | _                | μΑ   |
| 4   |                  | Glope mode supply current, an module on                             | DD.DD              | 3                   | 1.31                 | _                | μΑ   |
| 5   | Р                | RTC adder to stop2 or stop3 <sup>3</sup> , 25 °C                    | Al                 | 5                   | 300                  | _                | nA   |
|     | '                | Title adder to stope or stope , 25                                  | ∆l <sub>SRTC</sub> | 3                   | 300                  | _                | nA   |
| 6   | Р                | LVD adder to stop3 (LVDE = LVDSE = 1)                               | A1.                | 5                   | 106.7                | _                | μΑ   |
|     | !                | LVD adder to stops (LVDL = LVDSL = 1)                               | Δl <sub>SLVD</sub> | 3                   | 95.6                 | _                | μΑ   |
| 7   | Р                | Adder to stop3 for oscillator enabled <sup>4</sup>                  | Al                 | 5                   | 5.6                  | _                | μΑ   |
| '   | '                | (ERCLKEN =1 and EREFSTEN = 1)                                       | ΔI <sub>SOSC</sub> | 3                   | 5.3                  | _                | μА   |
| 8   | Т                | USB module enable current <sup>5</sup>                              | Δl <sub>USBE</sub> | 5                   | 1.5                  | _                | mA   |
| 9   | Т                | USB suspend current <sup>6</sup>                                    | I <sub>SUSP</sub>  | 5                   | 273.3                | _                | μА   |

<sup>&</sup>lt;sup>1</sup> Typicals are measured at 25 °C. See Figure 12 through Figure 10 for typical curves across voltage/temperature.

<sup>&</sup>lt;sup>2</sup> Values given here are preliminary estimates prior to completing characterization.

<sup>&</sup>lt;sup>3</sup> Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode. Wait mode typical is 560  $\mu$ A at 5 V and 422  $\mu$ A at 3 V with  $f_{Bus}$  = 1 MHz.

 $<sup>^4</sup>$  Values given under the following conditions: low range operation (RANGE = 0), low power mode (HGO = 0).

<sup>&</sup>lt;sup>5</sup> Here USB module is enabled and clocked at 48 MHz (USBEN = 1, USBVREN =1, USBPHYEN = 1 and USBPU = 1), and D+ and D- pulled down by two 15.1 kΩ resisters independently. The current consumption may be much higher when the packets are being transmitted through the attached cable.

<sup>&</sup>lt;sup>6</sup> MCU enters stop3 mode, USB bus in idle state. The USB suspend current will be dominated by the D+ pullup resister.



Figure 12. Typical Run  $\rm I_{DD}$  for PEE, FBE and BLPE Modes ( $\rm I_{DD}$  vs.  $\rm V_{DD})$ 

# 3.7 External Oscillator (XOSC) Characteristics

**Table 8. Oscillator Electrical Specifications (Temperature Range = −40 to 85°C Ambient)** 

| Num | С | Rating                                                                                                                                                                                                                                                                     | Symbol                                                                                                     | Min                    | Typ <sup>1</sup>      | Max                        | Unit                            |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|----------------------------|---------------------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1) FEE or FBE mode <sup>2</sup> High range (RANGE = 1) PEE or PBE mode <sup>3</sup> High range (RANGE = 1, HGO = 1) BLPE mode High range (RANGE = 1, HGO = 0) BLPE mode | f <sub>lo</sub><br>f <sub>hi-fll</sub><br>f <sub>hi-pll</sub><br>f <sub>hi-hgo</sub><br>f <sub>hi-lp</sub> | 32<br>1<br>1<br>1<br>1 |                       | 38.4<br>5<br>16<br>16<br>8 | kHz<br>MHz<br>MHz<br>MHz<br>MHz |
| 2   | _ | Load capacitors                                                                                                                                                                                                                                                            | C <sub>1,</sub> C <sub>2</sub>                                                                             |                        | •                     | r resonato<br>commend      |                                 |
| 3   | _ | Feedback resistor Low range (32 kHz to 38.4 kHz) High range (1 MHz to 16 MHz)                                                                                                                                                                                              | R <sub>F</sub>                                                                                             | _                      | 10<br>1               |                            | ΜΩ                              |
| 4   | _ | Series resistor Low range, low gain (RANGE = 0, HGO = 0) Low range, high gain (RANGE = 0, HGO = 1) High range, low gain (RANGE = 1, HGO = 0) High range, high gain (RANGE = 1, HGO = 1) ≥ 8 MHz 4 MHz 1 MHz                                                                | R <sub>S</sub>                                                                                             |                        | 0<br>100<br>0<br>0    |                            | kΩ                              |
| 5   | Т | Crystal start-up time <sup>4</sup> Low range, low gain (RANGE = 0, HGO = 0) Low range, high gain (RANGE = 0, HGO = 1) High range, low gain (RANGE = 1, HGO = 0) <sup>5</sup> High range, high gain (RANGE = 1, HGO = 1) <sup>5</sup>                                       | CSTL-LP CSTL-HGO CSTH-LP CSTH-HGO                                                                          | _<br>_<br>_<br>_       | 200<br>400<br>5<br>15 | _<br>_<br>_<br>_           | ms                              |
| 6   | Т | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1)  FEE or FBE mode <sup>2</sup> PEE or PBE mode <sup>3</sup> BLPE mode                                                                                                                                            | f <sub>extal</sub>                                                                                         | 0.03125<br>1<br>0      |                       | 5<br>16<br>40              | MHz                             |

<sup>&</sup>lt;sup>1</sup> Typical data was characterized at 3.0 V, 25 °C or is recommended value.



MC9S08JS16 Series MCU Data Sheet, Rev. 4

When MCG is configured for FEE or FBE mode, input clock source must be divided using RDIV to within the range of 31.25 kHz to 39.0625 kHz.

When MCG is configured for PEE or PBE mode, input clock source must be divided using RDIV to within the range of 1 MHz to 2 MHz.

<sup>&</sup>lt;sup>4</sup> This parameter is characterized and not tested on each device. Proper PC board layout procedures must be followed to achieve specifications.

<sup>&</sup>lt;sup>5</sup> 4 MHz crystal.

## 3.8 MCG Specifications

Table 9. MCG Frequency Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Rating                                                                                              | Symbol                               | Min                       | Typical            | Max                                                       | Unit              |
|-----|---|-----------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------|--------------------|-----------------------------------------------------------|-------------------|
| 1   | С | Average internal reference frequency — untrimmed                                                    | f <sub>int_ut</sub>                  | 25                        | 32.7               | 41.66                                                     | kHz               |
| 2   | Р | Average internal reference frequency — trimmed                                                      | f <sub>int_t</sub>                   | 31.25                     | _                  | 39.0625                                                   | kHz               |
| 3   | Т | Internal reference startup time                                                                     | t <sub>irefst</sub>                  | _                         | 60                 | 100                                                       | μS                |
| 4   | С | DCO output frequency range — untrimmed                                                              | f <sub>dco_ut</sub>                  | 25.6                      | 33.48              | 42.66                                                     | MHz               |
| 5   | Р | DCO output frequency range — trimmed                                                                | f <sub>dco_t</sub>                   | 32                        | _                  | 40                                                        | MHz               |
| 6   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM)           | $\Delta f_{dco\_res\_t}$             | _                         | ±0.1               | ±0.2                                                      | %f <sub>dco</sub> |
| 7   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM)       | $\Delta f_{dco\_res\_t}$             | _                         | ±0.2               | ±0.4                                                      | %f <sub>dco</sub> |
| 8   | Р | Total deviation of trimmed DCO output frequency over voltage and temperature                        | Δf <sub>dco_t</sub>                  | _                         | 0.5<br>-1.0        | ±2                                                        | %f <sub>dco</sub> |
| 9   | С | Total deviation of trimmed DCO output frequency over fixed voltage and temperature range of 0-70 °C | $\Delta f_{	extsf{dco}_{	extsf{t}}}$ |                           | ±0.5               | ±1                                                        | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>1</sup>                                                                   | t <sub>fll_acquire</sub>             | _                         | _                  | 1                                                         | ms                |
| 11  | D | PLL acquisition time <sup>2</sup>                                                                   | t <sub>pll_acquire</sub>             |                           | _                  | 1                                                         | ms                |
| 12  | С | Long term Jitter of DCO output clock (averaged over 2ms interval) <sup>3</sup>                      | C <sub>Jitter</sub>                  | _                         | 0.02               | 0.2                                                       | %f <sub>dco</sub> |
| 13  | D | VCO operating frequency                                                                             | f <sub>vco</sub>                     | 7.0                       | _                  | 55.0                                                      | MHz               |
| 14  | D | PLL reference frequency range                                                                       | f <sub>pll_ref</sub>                 | 1.0                       | _                  | 2.0                                                       | MHz               |
| 15  | Т | Long term accuracy of PLL output clock (averaged over 2 ms)                                         | f <sub>pll_jitter_2ms</sub>          | _                         | 0.590 <sup>4</sup> | _                                                         | %                 |
| 16  | Т | Jitter of PLL output clock measured over 625 ns <sup>5</sup>                                        | f <sub>pll_jitter_625ns</sub>        | _                         | 0.566 <sup>4</sup> | _                                                         | %                 |
| 17  | D | Lock entry frequency tolerance <sup>6</sup>                                                         | D <sub>lock</sub>                    | ±1.49                     | _                  | ±2.98                                                     | %                 |
| 18  | D | Lock exit frequency tolerance <sup>7</sup>                                                          | D <sub>unl</sub>                     | ±4.47                     | _                  | ±5.97                                                     | %                 |
| 19  | D | Lock time — FLL                                                                                     | t <sub>fll_lock</sub>                | _                         | _                  | t <sub>fll_acquire+</sub><br>1075(1/ <sup>f</sup> int_t)  | S                 |
| 20  | D | Lock time — PLL                                                                                     | t <sub>pll_lock</sub>                | _                         | _                  | t <sub>pll_acquire+</sub><br>1075(1/f <sub>pll_ref)</sub> | S                 |
| 21  | D | Loss of external clock minimum frequency — RANGE = 0                                                | f <sub>loc_low</sub>                 | (3/5) x f <sub>int</sub>  | _                  | _                                                         | kHz               |
| 22  | D | Loss of external clock minimum frequency — RANGE = 1                                                | f <sub>loc_high</sub>                | (16/5) x f <sub>int</sub> | _                  | _                                                         | kHz               |

This specification applies any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.
- 4 Jitter measurements are based upon a 48 MHz clock frequency.
- 625 ns represents 5 time quanta for CAN applications, under worst case conditions of 8 MHz CAN bus clock, 1 Mbps CAN bus speed, and 8 time quanta per bit for bit time settings. 5 time quanta is the minimum time between a synchronization edge and the sample point of a bit using 8 time quanta per bit.
- Below D<sub>lock</sub> minimum, the MCG is guaranteed to enter lock. Above D<sub>lock</sub> maximum, the MCG will not enter lock. But if the MCG is already in lock, then the MCG may stay in lock.
- <sup>7</sup> Below D<sub>unl</sub> minimum, the MCG will not exit lock if already in lock. Above D<sub>unl</sub> maximum, the MCG is guaranteed to exit lock.

### 3.9 AC Characteristics

This section describes AC timing characteristics for each peripheral system.

### 3.9.1 Control Timing

Figure 13. Control Timing

| Num | С | Parameter                                                                                                                        | Symbol                                | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                           | f <sub>Bus</sub>                      | DC                            | _                    | 24   | MHz  |
| 2   | D | Internal low-power oscillator period                                                                                             | t <sub>LPO</sub>                      | 700                           | _                    | 1300 | μS   |
| 3   | D | External reset pulse width <sup>2</sup> (t <sub>cyc</sub> = 1/f <sub>Self_reset</sub> )                                          | t <sub>extrst</sub>                   | 1.5 × t <sub>Self_reset</sub> | _                    | _    | ns   |
| 4   | D | Reset low drive                                                                                                                  | t <sub>rstdrv</sub>                   | 66 × t <sub>cyc</sub>         | _                    | _    | ns   |
| 5   | D | Active background debug mode latch setup time                                                                                    | t <sub>MSSU</sub>                     | 25                            | _                    | _    | ns   |
| 6   | D | Active background debug mode latch hold time                                                                                     | t <sub>MSH</sub>                      | 25                            | _                    | _    | ns   |
| 7   | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup>                                                     | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 8   | D | KBIPx pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup>                                                   | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 9   | С | Port rise and fall time (load = 50 pF) <sup>4</sup> Slew rate control disabled (PTxSE = 0) Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 3<br>30              | _    | ns   |

Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated.

MC9S08JS16 Series MCU Data Sheet, Rev. 4

<sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request. Shorter pulses are not guaranteed to override reset requests from internal sources.

<sup>&</sup>lt;sup>3</sup> This is the minimum pulse width guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case.

 $<sup>^4</sup>$  Timing is shown with respect to 20%  $\rm V_{DD}$  and 80%  $\rm V_{DD}$  levels. Temperature range  $-40^{\circ}\rm C$  to 85°C.



Figure 14. Reset Timing



Figure 15. IRQ/KBIPx Timing

# 3.9.2 Timer/PWM (TPM) Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

**Table 10. TPM Input Timing** 

| Num | С | Function                  | Symbol              | Min | Max                 | Unit             |
|-----|---|---------------------------|---------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TPMext</sub> | dc  | f <sub>Bus</sub> /4 | MHz              |
| 2   | D | External clock period     | t <sub>TPMext</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub>   | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub>   | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | t <sub>ICPW</sub>   | 1.5 | _                   | t <sub>cyc</sub> |



Figure 16. Timer External Clock



**Figure 17. Timer Input Capture Pulse** 

### 3.10 SPI Characteristics

Table 11 and Figure 18 through Figure 21 describe the timing requirements for the SPI system.

www.DataSheet4U.com **Electrical Characteristics** 

**Table 11. SPI Electrical Characteristic** 

| Num <sup>1</sup> | С | Characteristic <sup>2</sup>      |                 | Symbol                                   | Min                      | Typical                                      | Max                                        | Unit             |
|------------------|---|----------------------------------|-----------------|------------------------------------------|--------------------------|----------------------------------------------|--------------------------------------------|------------------|
| 1                | D | Operating frequency <sup>3</sup> | Master<br>Slave | f <sub>op</sub><br>f <sub>op</sub>       | f <sub>Bus</sub> /2048DC |                                              | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz               |
| 2                | D | Cycle time                       | Master<br>Slave | t <sub>SCK</sub><br>t <sub>SCK</sub>     | 2<br>4                   | 1 1                                          | 2048<br>—                                  | t <sub>cyc</sub> |
| 3                | D | Enable lead time                 | Master<br>Slave | t <sub>Lead</sub><br>t <sub>Lead</sub>   |                          | 1/2<br>1/2                                   |                                            | t <sub>SCK</sub> |
| 4                | D | Enable lag time                  | Master<br>Slave | t <sub>Lag</sub><br>t <sub>Lag</sub>     | _<br>_                   | 1/2<br>1/2                                   |                                            | t <sub>SCK</sub> |
| 5                | D | Clock (SPSCK) high time          | Master<br>Slave | t <sub>SCKH</sub>                        |                          | 1/2 t <sub>SCK</sub><br>1/2 t <sub>SCK</sub> |                                            | ns               |
| 6                | D | Clock (SPSCK) low time           | Master<br>Slave | t <sub>SCKL</sub>                        |                          | 1/2 t <sub>SCK</sub><br>1/2 t <sub>SCK</sub> | _                                          | ns               |
| 7                | D | Data setup time (inputs)         | Master<br>Slave | t <sub>SI(M)</sub>                       | 30<br>30                 |                                              | _                                          | ns               |
| 8                | D | Data hold time (inputs)          | Master<br>Slave | t <sub>HI(M)</sub><br>t <sub>HI(S)</sub> | 30<br>30                 | _<br>_                                       |                                            | ns               |
| 9                | D | Access time, slave <sup>4</sup>  |                 | t <sub>A</sub>                           | _                        | _                                            | 40                                         | ns               |
| 10               | D | Disable time, slave <sup>5</sup> |                 | t <sub>dis</sub>                         | _                        | _                                            | 40                                         | ns               |
| 11               | D | Data setup time (outputs)        | Master<br>Slave | t <sub>SO</sub>                          |                          | <u>-</u><br>-                                | 25<br>25                                   | ns               |
| 12               | D | Data hold time (outputs)         | Master<br>Slave | t <sub>HO</sub>                          | -10<br>-10               | _<br>_                                       | _<br>_                                     | ns               |

Refer to Figure 18 through Figure 21.
 All timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub>, unless noted; 50 pF load on all SPI pins. All timing assumes slew rate control disabled and high drive strength enabled for SPI output pins.

<sup>&</sup>lt;sup>3</sup> The maximum frequency is 8 MHz when input filter on SPI pins is disabled.

<sup>&</sup>lt;sup>4</sup> Time to data active from high-impedance state.

<sup>&</sup>lt;sup>5</sup> Hold time to high-impedance state.



#### NOTES:

- 1.  $\overline{SS}$  output mode (MODFEN = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 18. SPI Master Timing (CPHA = 0)



#### NOTES:

- 1.  $\overline{SS}$  output mode (MODFEN = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 19. SPI Master Timing (CPHA = 1)

23



1. Not defined but normally MSB of character just received

Figure 20. SPI Slave Timing (CPHA = 0)



1. Not defined but normally LSB of character just received

Figure 21. SPI Slave Timing (CPHA = 1)

# 3.11 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory. Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply.

| Table 12 | Flash | Characteristics |
|----------|-------|-----------------|
|          |       |                 |

| Num | С | Characteristic                                                                                   | Symbol                  | Min    | Typical <sup>1</sup> | Max               | Unit   |
|-----|---|--------------------------------------------------------------------------------------------------|-------------------------|--------|----------------------|-------------------|--------|
| 1   | D | Supply voltage for program/erase                                                                 | V <sub>prog/erase</sub> | 2.7    | _                    | 5.5               | V      |
| 2   | D | Supply voltage for read operation                                                                | V <sub>Read</sub>       | 2.7    | _                    | 5.5               | V      |
| 3   | D | Internal FCLK frequency <sup>2</sup>                                                             | f <sub>FCLK</sub>       | 150    | _                    | 200               | kHz    |
| 4   | D | Internal FCLK period (1/FCLK)                                                                    | t <sub>Fcyc</sub>       | 5      | _                    | 6.67              | μS     |
| 5   | Р | Byte program time (random location) <sup>2</sup>                                                 | t <sub>prog</sub>       | 9      |                      | t <sub>Fcyc</sub> |        |
| 6   | Р | Byte program time (burst mode) <sup>2</sup>                                                      | t <sub>Burst</sub>      | 4      |                      | t <sub>Fcyc</sub> |        |
| 7   | Р | Page erase time <sup>3</sup>                                                                     | t <sub>Page</sub>       | 4000   |                      | t <sub>Fcyc</sub> |        |
| 8   | Р | Mass erase time <sup>2</sup>                                                                     | t <sub>Mass</sub>       | 20,000 |                      | t <sub>Fcyc</sub> |        |
| 9   | С | Program/erase endurance <sup>4</sup> T <sub>L</sub> to T <sub>H</sub> = -40°C to 85 °C T = 25 °C | _                       | 10,000 | <br>100,000          | _                 | cycles |
| 10  | С | Data retention <sup>5</sup>                                                                      | t <sub>D_ret</sub>      | 15     | 100                  | _                 | years  |

Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated.

### 3.12 USB Electricals

The USB electricals for the S08USBV1 module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit http://www.usb.org.

If the Freescale S08USBV1 implementation requires additional or deviant electrical characteristics, this space would be used to communicate that information.

Table 13. Internal USB 3.3 V Voltage Regulator Characteristics

|                                                                  | Symbol               | Min | Typical | Max | Unit |
|------------------------------------------------------------------|----------------------|-----|---------|-----|------|
| Regulator operating voltage                                      | $V_{regin}$          | 3.9 | _       | 5.5 | V    |
| V <sub>reg</sub> output                                          | V <sub>regout</sub>  | 3   | 3.3     | 3.6 | V    |
| V <sub>reg</sub> filter capacitor                                | C <sub>usbreg</sub>  | _   | 100     | _   | pF   |
| V <sub>usb33</sub> input with internal V <sub>reg</sub> disabled | V <sub>usb33in</sub> | 3   | 3.3     | 3.6 | V    |

MC9S08JS16 Series MCU Data Sheet, Rev. 4

<sup>&</sup>lt;sup>2</sup> The frequency of this clock is controlled by a software setting.

These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale Semiconductor defines typical endurance, please refer to Engineering Bulletin EB619/D, *Typical Endurance for Nonvolatile Memory*.

Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25 °C using the Arrhenius equation. For additional information on how Freescale Semiconductor defines typical data retention, please refer to Engineering Bulletin EB618/D, Typical Data Retention for Nonvolatile Memory.

Ordering Information www.DataSheet4U.com

Table 14. External 3.3 V Voltage Regulator Supply for V<sub>usb33</sub> Pin

|                                         | Symbol | Min | Typical | Max | Unit |
|-----------------------------------------|--------|-----|---------|-----|------|
| External 3.3 V regulator output current | _      | 39  | _       | _   | mA   |

# 4 Ordering Information

This section contains ordering information for Device Numbering System. See below for an example of the device numbering system.



### 4.1 Package Information

**Table 15. Package Descriptions** 

| Pin Count | Package Type                                  | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------------------------------|--------------|------------|----------|--------------|
| 24        | Quad Flat No-Leads                            | QFN          | FK         | 1982-01  | 98ARL10608D  |
| 20        | Wide Body Small Outline<br>Integrated Circuit | W-SOIC       | MJ         | 751D     | 98ASB42343B  |

## 4.2 Mechanical Drawings

This following pages contain mechanical specifications for MC9S08JS16 series package options.

- 24-pin QFN (quad flat no-lead)
- 20-pin W-SOIC (wide body small outline integrated circuit)



© FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED.

# MECHANICAL OUTLINES DICTIONARY

DO NOT SCALE THIS DRAWING

DOCUMENT NO: 98ARL10608D www.DataSheet4U.com

PAGE: 1982

REV: 0



TITLE: THERMALLY ENHANCED QUAD

FLAT NON-LEADED PACKAGE (QFN)

24 TERMINAL, 0.65 PITCH (5 X 5 X 1)

CASE NUMBER: 1982-01

STANDARD: JEDEC-MO-220 VHHC-1

PACKAGE CODE: 6238 SHEEwww.DataSheet4t.com



### MECHANICAL OUTLINES **DICTIONARY**

DO NOT SCALE THIS DRAWING

DOCUMENT NO: 98ARL10608D PAGE:

1982

REV: 0





TITLE: THERMALLY ENHANCED QUAD FLAT NON-LEADED PACKAGE (QFN) 24 TERMINAL, 0.65 PITCH (5 X 5 X 1) CASE NUMBER: 1982-01

STANDARD: JEDEC-MO-220 VHHC-1

PACKAGE CODE: 6238 SHEEwww.DataSheet4U.com



© FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED

# MECHANICAL OUTLINES DICTIONARY

DOCUMENT NO: 98ARL10608D

WWW.DataSheet4U.com

PAGE: 1982

REV: O

DO NOT SCALE THIS DRAWING

### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFN.

4.

COPLANARITY APPLIES TO LEADS, CORNER LEADS, AND DIE ATTACH PAD.

5. MIN METAL GAP SHOULD BE 0.2MM.

TITLE: THERMALLY ENHANCED QUAD

FLAT NON-LEADED PACKAGE (QFN)

24 TERMINAL, 0.65 PITCH (5 X 5 X 1)

CASE NUMBER: 1982-01

STANDARD: JEDEC-MO-220 VHHC-1

PACKAGE CODE: 6238 | SHEEwww.DataSheet4U.com



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE                | PRINT VERSION NO   | OT TO SCALE     |
|------------------------------------------------------|-----------|--------------------------|--------------------|-----------------|
| $\frac{1}{2}$                                        |           | DOCUMENT NO: 98ASB42343B |                    | REV: J          |
|                                                      |           | CASE NUMBER              | : 751D-07          | 23 MAR 2005     |
|                                                      | INL       | STANDARD: JE             | DEC MS-013AC www.E | DataSheet4U.com |

#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA    | L OUTLINE                | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|--------------|--------------------------|------------------|-------------|
| TITLE:  20LD SOIC W/B, 1.27 PITCH,  CASE OUTLINE     |              | DOCUMENT NO: 98ASB42343B |                  | REV: J      |
|                                                      |              | CASE NUMBER              | R: 751D-07       | 23 MAR 2005 |
| CASE OUTETNE                                         | STANDARD: JE | DEC MS-013AC www.E       | )ataSheet4U.com  |             |

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or +1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2008-2009. All rights reserved.

MC9S08JS16 Rev. 4 4/2009